You can not select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
202 lines
6.2 KiB
202 lines
6.2 KiB
/*
|
|
* Copyright (c) 2017 - 2019, Nordic Semiconductor ASA
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are met:
|
|
*
|
|
* 1. Redistributions of source code must retain the above copyright notice, this
|
|
* list of conditions and the following disclaimer.
|
|
*
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution.
|
|
*
|
|
* 3. Neither the name of the copyright holder nor the names of its
|
|
* contributors may be used to endorse or promote products derived from this
|
|
* software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
|
|
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
#ifndef NRFX_IRQS_NRF52840_H__
|
|
#define NRFX_IRQS_NRF52840_H__
|
|
|
|
#ifdef __cplusplus
|
|
extern "C" {
|
|
#endif
|
|
|
|
|
|
// POWER_CLOCK_IRQn
|
|
#define nrfx_power_clock_irq_handler POWER_CLOCK_IRQHandler
|
|
|
|
// RADIO_IRQn
|
|
|
|
// UARTE0_UART0_IRQn
|
|
#if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_4_ENABLED)
|
|
#define nrfx_prs_box_4_irq_handler UARTE0_UART0_IRQHandler
|
|
#else
|
|
#define nrfx_uarte_0_irq_handler UARTE0_UART0_IRQHandler
|
|
#define nrfx_uart_0_irq_handler UARTE0_UART0_IRQHandler
|
|
#endif
|
|
|
|
// SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQn
|
|
#if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_0_ENABLED)
|
|
#define nrfx_prs_box_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler
|
|
#else
|
|
#define nrfx_spim_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler
|
|
#define nrfx_spis_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler
|
|
#define nrfx_twim_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler
|
|
#define nrfx_twis_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler
|
|
#define nrfx_spi_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler
|
|
#define nrfx_twi_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler
|
|
#endif
|
|
|
|
// SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQn
|
|
#if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_1_ENABLED)
|
|
#define nrfx_prs_box_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler
|
|
#else
|
|
#define nrfx_spim_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler
|
|
#define nrfx_spis_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler
|
|
#define nrfx_twim_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler
|
|
#define nrfx_twis_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler
|
|
#define nrfx_spi_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler
|
|
#define nrfx_twi_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler
|
|
#endif
|
|
|
|
// NFCT_IRQn
|
|
#define nrfx_nfct_irq_handler NFCT_IRQHandler
|
|
|
|
// GPIOTE_IRQn
|
|
#define nrfx_gpiote_irq_handler GPIOTE_IRQHandler
|
|
|
|
// SAADC_IRQn
|
|
#define nrfx_saadc_irq_handler SAADC_IRQHandler
|
|
|
|
// TIMER0_IRQn
|
|
#define nrfx_timer_0_irq_handler TIMER0_IRQHandler
|
|
|
|
// TIMER1_IRQn
|
|
#define nrfx_timer_1_irq_handler TIMER1_IRQHandler
|
|
|
|
// TIMER2_IRQn
|
|
#define nrfx_timer_2_irq_handler TIMER2_IRQHandler
|
|
|
|
// RTC0_IRQn
|
|
#define nrfx_rtc_0_irq_handler RTC0_IRQHandler
|
|
|
|
// TEMP_IRQn
|
|
#define nrfx_temp_irq_handler TEMP_IRQHandler
|
|
|
|
// RNG_IRQn
|
|
#define nrfx_rng_irq_handler RNG_IRQHandler
|
|
|
|
// ECB_IRQn
|
|
|
|
// CCM_AAR_IRQn
|
|
|
|
// WDT_IRQn
|
|
#define nrfx_wdt_irq_handler WDT_IRQHandler
|
|
|
|
// RTC1_IRQn
|
|
#define nrfx_rtc_1_irq_handler RTC1_IRQHandler
|
|
|
|
// QDEC_IRQn
|
|
#define nrfx_qdec_irq_handler QDEC_IRQHandler
|
|
|
|
// COMP_LPCOMP_IRQn
|
|
#if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_3_ENABLED)
|
|
#define nrfx_prs_box_3_irq_handler COMP_LPCOMP_IRQHandler
|
|
#else
|
|
#define nrfx_comp_irq_handler COMP_LPCOMP_IRQHandler
|
|
#define nrfx_lpcomp_irq_handler COMP_LPCOMP_IRQHandler
|
|
#endif
|
|
|
|
// SWI0_EGU0_IRQn
|
|
#define nrfx_swi_0_irq_handler SWI0_EGU0_IRQHandler
|
|
|
|
// SWI1_EGU1_IRQn
|
|
#define nrfx_swi_1_irq_handler SWI1_EGU1_IRQHandler
|
|
|
|
// SWI2_EGU2_IRQn
|
|
#define nrfx_swi_2_irq_handler SWI2_EGU2_IRQHandler
|
|
|
|
// SWI3_EGU3_IRQn
|
|
#define nrfx_swi_3_irq_handler SWI3_EGU3_IRQHandler
|
|
|
|
// SWI4_EGU4_IRQn
|
|
#define nrfx_swi_4_irq_handler SWI4_EGU4_IRQHandler
|
|
|
|
// SWI5_EGU5_IRQn
|
|
#define nrfx_swi_5_irq_handler SWI5_EGU5_IRQHandler
|
|
|
|
// TIMER3_IRQn
|
|
#define nrfx_timer_3_irq_handler TIMER3_IRQHandler
|
|
|
|
// TIMER4_IRQn
|
|
#define nrfx_timer_4_irq_handler TIMER4_IRQHandler
|
|
|
|
// PWM0_IRQn
|
|
#define nrfx_pwm_0_irq_handler PWM0_IRQHandler
|
|
|
|
// PDM_IRQn
|
|
#define nrfx_pdm_irq_handler PDM_IRQHandler
|
|
|
|
// MWU_IRQn
|
|
|
|
// PWM1_IRQn
|
|
#define nrfx_pwm_1_irq_handler PWM1_IRQHandler
|
|
|
|
// PWM2_IRQn
|
|
#define nrfx_pwm_2_irq_handler PWM2_IRQHandler
|
|
|
|
// SPIM2_SPIS2_SPI2_IRQn
|
|
#if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_2_ENABLED)
|
|
#define nrfx_prs_box_2_irq_handler SPIM2_SPIS2_SPI2_IRQHandler
|
|
#else
|
|
#define nrfx_spim_2_irq_handler SPIM2_SPIS2_SPI2_IRQHandler
|
|
#define nrfx_spis_2_irq_handler SPIM2_SPIS2_SPI2_IRQHandler
|
|
#define nrfx_spi_2_irq_handler SPIM2_SPIS2_SPI2_IRQHandler
|
|
#endif
|
|
|
|
// RTC2_IRQn
|
|
#define nrfx_rtc_2_irq_handler RTC2_IRQHandler
|
|
|
|
// I2S_IRQn
|
|
#define nrfx_i2s_irq_handler I2S_IRQHandler
|
|
|
|
// FPU_IRQn
|
|
|
|
// USBD_IRQn
|
|
#define nrfx_usbd_irq_handler USBD_IRQHandler
|
|
|
|
// UARTE1_IRQn
|
|
#define nrfx_uarte_1_irq_handler UARTE1_IRQHandler
|
|
|
|
// QSPI_IRQn
|
|
#define nrfx_qspi_irq_handler QSPI_IRQHandler
|
|
|
|
// CRYPTOCELL_IRQn
|
|
|
|
// PWM3_IRQn
|
|
#define nrfx_pwm_3_irq_handler PWM3_IRQHandler
|
|
|
|
// SPIM3_IRQn
|
|
#define nrfx_spim_3_irq_handler SPIM3_IRQHandler
|
|
|
|
|
|
#ifdef __cplusplus
|
|
}
|
|
#endif
|
|
|
|
#endif // NRFX_IRQS_NRF52840_H__
|
|
|